// Copyright (c) Facebook, Inc. and its affiliates. // All rights reserved. // // Copyright 2019 Google LLC // // This source code is licensed under the BSD-style license found in the // LICENSE file in the root directory of this source tree. // // Auto-generated file. Do not edit! // Specification: test/f16-dwconv-minmax.yaml // Generator: tools/generate-dwconv-test.py #include #include #include #include #include "dwconv-microkernel-tester.h" #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, c_eq_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(8) .kr(25) .channels(8) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, c_div_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, c_div_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, c_div_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, c_lt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 8; channels++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, c_gt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, c_gt_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, c_gt_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { for (size_t step = 2; step <= 25; step++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(8) .width(5) .output_stride(43) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .input_offset(176) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 25; mz++) { for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .input_offset(176) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, c_eq_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(8) .kr(25) .channels(8) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, c_div_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, c_div_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, c_div_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, c_lt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 8; channels++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, c_gt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, c_gt_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, c_gt_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { for (size_t step = 2; step <= 25; step++) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(8) .width(5) .output_stride(43) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .input_offset(176) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X25__NEONFP16ARITH_ACC2, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 25; mz++) { for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(25) .channels(channels) .input_offset(176) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up8x25__neonfp16arith_acc2); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, c_eq_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(16) .kr(25) .channels(16) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, c_div_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, c_div_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, c_div_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, c_lt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 16; channels++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, c_gt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, c_gt_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, c_gt_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { for (size_t step = 2; step <= 25; step++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(16) .width(5) .output_stride(83) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .input_offset(304) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 25; mz++) { for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .input_offset(304) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, c_eq_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(16) .kr(25) .channels(16) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, c_div_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, c_div_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, c_div_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, c_lt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 16; channels++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, c_gt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, c_gt_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, c_gt_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { for (size_t step = 2; step <= 25; step++) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(16) .width(5) .output_stride(83) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .input_offset(304) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X25__NEONFP16ARITH_ACC2, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 25; mz++) { for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(25) .channels(channels) .input_offset(304) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up16x25__neonfp16arith_acc2); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, c_eq_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(8) .kr(9) .channels(8) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, c_div_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, c_div_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, c_div_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, c_lt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 8; channels++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, c_gt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, c_gt_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, c_gt_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { for (size_t step = 2; step <= 9; step++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(8) .width(5) .output_stride(43) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .input_offset(176) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 9; mz++) { for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .input_offset(176) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, c_eq_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(8) .kr(9) .channels(8) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, c_div_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, c_div_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, c_div_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, c_lt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 8; channels++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, c_gt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, c_gt_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, c_gt_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { for (size_t step = 2; step <= 9; step++) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(8) .width(5) .output_stride(43) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .input_offset(176) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X9__NEONFP16ARITH_ACC2, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 9; mz++) { for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(9) .channels(channels) .input_offset(176) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up8x9__neonfp16arith_acc2); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, c_eq_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(16) .kr(9) .channels(16) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, c_div_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, c_div_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, c_div_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, c_lt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 16; channels++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, c_gt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, c_gt_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, c_gt_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { for (size_t step = 2; step <= 9; step++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(16) .width(5) .output_stride(83) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .input_offset(304) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 9; mz++) { for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .input_offset(304) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, c_eq_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(16) .kr(9) .channels(16) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, c_div_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, c_div_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, c_div_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, c_lt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 16; channels++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, c_gt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, c_gt_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, c_gt_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { for (size_t step = 2; step <= 9; step++) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(16) .width(5) .output_stride(83) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .input_offset(304) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X9__NEONFP16ARITH_ACC2, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 9; mz++) { for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(9) .channels(channels) .input_offset(304) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up16x9__neonfp16arith_acc2); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, c_eq_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(8) .kr(4) .channels(8) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, c_div_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, c_div_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, c_div_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, c_lt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 8; channels++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, c_gt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, c_gt_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, c_gt_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { for (size_t step = 2; step <= 4; step++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(8) .width(5) .output_stride(43) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .input_offset(176) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 4; mz++) { for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .input_offset(176) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, c_eq_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(8) .kr(4) .channels(8) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, c_div_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, c_div_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, c_div_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, c_lt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 8; channels++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, c_gt_8) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, c_gt_8_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, c_gt_8_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 9; channels < 16; channels++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { for (size_t step = 2; step <= 4; step++) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(8) .width(5) .output_stride(43) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 40; channels += 7) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .input_offset(176) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP8X4__NEONFP16ARITH_ACC2, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 4; mz++) { for (uint32_t channels = 16; channels < 128; channels += 24) { DWConvMicrokernelTester() .cr(8) .kr(4) .channels(channels) .input_offset(176) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up8x4__neonfp16arith_acc2); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, c_eq_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(16) .kr(4) .channels(16) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, c_div_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, c_div_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, c_div_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, c_lt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 16; channels++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, c_gt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, c_gt_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, c_gt_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { for (size_t step = 2; step <= 4; step++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(16) .width(5) .output_stride(83) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .input_offset(304) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 4; mz++) { for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .input_offset(304) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith); } } } #endif // XNN_ARCH_ARM64 #if XNN_ARCH_ARM64 TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, c_eq_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; DWConvMicrokernelTester() .cr(16) .kr(4) .channels(16) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, c_div_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, c_div_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, c_div_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, c_lt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 1; channels < 16; channels++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, c_gt_16) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, c_gt_16_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, c_gt_16_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 17; channels < 32; channels++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, multipixel) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .width(3) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, multipixel_with_step) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { for (size_t step = 2; step <= 4; step++) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .width(3) .step(step) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, multipixel_with_output_stride) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(16) .width(5) .output_stride(83) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, multipixel_with_qmin) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .width(3) .qmin(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, multipixel_with_qmax) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (size_t channels = 1; channels <= 80; channels += 15) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .width(3) .qmax(128) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, input_offset) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .input_offset(304) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } TEST(F16_DWCONV_MINMAX_UP16X4__NEONFP16ARITH_ACC2, zero) { TEST_REQUIRES_ARM_NEON_FP16_ARITH; for (uint32_t mz = 0; mz < 4; mz++) { for (uint32_t channels = 32; channels < 256; channels += 48) { DWConvMicrokernelTester() .cr(16) .kr(4) .channels(channels) .input_offset(304) .zero_index(mz) .Test(xnn_f16_dwconv_minmax_ukernel_up16x4__neonfp16arith_acc2); } } } #endif // XNN_ARCH_ARM64