1
0
Fork 0
hmz007 6d24f2138b Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
..
AsmParser Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
Disassembler Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
MCTargetDesc Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
TargetInfo Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
CMakeLists.txt Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
DelaySlotFiller.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
LeonFeatures.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
LeonPasses.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
LeonPasses.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
README.txt Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
Sparc.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
Sparc.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcAsmPrinter.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcCallingConv.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcFrameLowering.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcFrameLowering.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcISelDAGToDAG.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcISelLowering.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcISelLowering.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcInstr64Bit.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcInstrAliases.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcInstrFormats.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcInstrInfo.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcInstrInfo.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcInstrInfo.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcInstrVIS.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcMCInstLower.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcMachineFunctionInfo.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcMachineFunctionInfo.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcRegisterInfo.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcRegisterInfo.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcRegisterInfo.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcSchedule.td Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcSubtarget.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcSubtarget.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcTargetMachine.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcTargetMachine.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcTargetObjectFile.cpp Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago
SparcTargetObjectFile.h Rockchip Anroid12_SDK 20220721-rkr10 (e1522e56) 3 years ago

README.txt

To-do
-----

* Keep the address of the constant pool in a register instead of forming its
  address all of the time.
* We can fold small constant offsets into the %hi/%lo references to constant
  pool addresses as well.
* When in V9 mode, register allocate %icc[0-3].
* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
  not clear how to write a pattern for this though:

float %t1(int %a, int* %p) {
        %C = seteq int %a, 0
        br bool %C, label %T, label %F
T:
        store int 123, int* %p
        br label %F
F:
        ret float undef
}

codegens to this:

t1:
        save -96, %o6, %o6
1)      subcc %i0, 0, %l0
1)      bne .LBBt1_2    ! F
        nop
.LBBt1_1:       ! T
        or %g0, 123, %l0
        st %l0, [%i1]
.LBBt1_2:       ! F
        restore %g0, %g0, %g0
        retl
        nop

1) should be replaced with a brz in V9 mode.

* Same as above, but emit conditional move on register zero (p192) in V9
  mode.  Testcase:

int %t1(int %a, int %b) {
        %C = seteq int %a, 0
        %D = select bool %C, int %a, int %b
        ret int %D
}

* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
  with the Y register, if they are faster.

* Codegen bswap(load)/store(bswap) -> load/store ASI

* Implement frame pointer elimination, e.g. eliminate save/restore for
  leaf fns.
* Fill delay slots

* Use %g0 directly to materialize 0. No instruction is required.